## Low-Power Multiplier Design with Row and Column Bypassing 顏金泰,陳志瑋 Computer Science & Information Engineering Computer Science and Informatics yan@chu.edu.tw

## Abstract

Based on the simplification of the incremental adders and half adders instead of full adders in an array multiplier, a low-power multiplier design with row and column bypassing is proposed. Compared with the rowbypassing multiplier, the column-bypassing multipliers and the 2dimensional bypass multiplier for 20 tested examples, the experimental results show that our proposed multiplier reduces 25.7% of the power dissipation with only 15% hardware overhead on the average for 4x4, 8x8 and 16x16 multipliers.

Keyword: Low power design, Multiplier, Bypassing