## Resource-Constrained Link Insertion for Delay Reduction 顏金泰 Computer Science & Information Engineering Computer Science and Informatics yan@chu.edu.tw

## Abstract

Under the yield-driven assumption of a single open on any wiring segment in the connection of a signal net, it is known that non-tree topology for a signal net does not need any adjacent loop. In this paper, based on two time-equivalent splitting operations in a cyclic connection, an optimal transformation-based analysis approach is firstly proposed to compute the timing delays of all the sinks in a non-tree topology without any adjacent loop. Furthermore, given a resource constraint, a 0-1 integer linear programming(ILP) formulation for resource-constrained timing-driven link insertion is proposed to insert timing-driven geometrical links to maximize the reduced delay of the critical path in a given rectilinear Steiner tree according to the definition of timing-driven redundant links and the yield-driven assumption of a single open on any wiring segment. For tested Steiner trees, the experimental results show that the 0-1 ILP formulation based on our proposed transformation-based timing analysis has 21.0% and 23.5% of the delay reduction of the critical path under the resource constraints for 10% and 20% of the total wirelength of the original tree in reasonable CPU time on the average, respectively.

Keyword : Non-tree, Timing delay